Samsung Tapes Out Its First 3nm Smartphone SoC, Will get A Increase From Synopsys AI-Enabled Instruments
This week Samsung Electronics and Synopsys introduced that Samsung has taped out its first cellular system-on-chip on Samsung Foundry’s 3nm gate-all-around (GAA) course of know-how. The announcement, coming from digital design automation Synopsys, additional notes that Samsung used the Synopsys.ai EDA suite to place-n-route the structure and confirm design of the SoC, which in flip enabled larger efficiency.
Samsung’s unnamed high-performance cellular SoC depends on ‘flagship’ general-purpose CPU and GPU architectures in addition to varied IP blocks from Synopsys. SoC designers used Synopsys.ai EDA software program, together with the Synopsys DSO.ai to fine-tune design and maximize yields in addition to Synopsys Fusion Compiler RTL-to-GDSII resolution to realize larger efficiency, decrease energy, and optimize space (PPA).
And whereas the information that Samsung has developed a high-performance SoC utilizing the Synopsys.ai suite is essential, there may be one other, much more essential dimension to this announcement: because of this Samsung has lastly taped out a complicated smartphone utility processor on its cutting-edge 3nm GAAFET course of.
Though Samsung Foundry has been producing chips on its GAA-equipped SF3E (3 nm-class, ‘early’ node) course of for nearly two years now, Samsung Electronics has by no means used this know-how for its personal system-on-chips for smartphones or different advanced units. Up to now, SF3E has been used mainly for cryptocurrency mining chips, presumably because of the inevitable early teething and yield points that include being the trade’s first business GAAFET course of.
For now, Samsung is not disclosing what particular course of node is getting used for the SoC; the official Samsung/Synposys announcement solely notes that it is for a GAA course of node. Together with their first-generation 3nm-class SF3E, Samsung Foundry has a significantly more sophisticated SF3 manufacturing technology that provides quite a few enhancements over SF3E, and is due for use for mass manufacturing within the coming quarters. Given the timing of the announcement, the affordable wager is that they are utilizing SF3.
As for Samsung’s tooling partnership with Synopsys, the latter’s instruments are being credited for delivering some vital efficiency enhancements to the chip’s design. Specifically, the 2 companies are crediting these instruments for enhancing the chip’s peak clockspeed by 300MHz whereas chopping down on dynamic energy utilization by 10%. To perform that, Samsung Electronics’ SoC builders used design partitioning optimization, multi-source clock tree synthesis (MSCTS), and sensible wire optimization to scale back sign interference, together with an easier hierarchical strategy. And by utilizing Synopsys Fusion Compiler, they did all this whereas having the ability to skip weeks of ‘guide’ design work, based on the joint press launch.
“Our longstanding collaboration has delivered modern SoC designs,” mentioned Kijoon Hong, vp of SLSI at Samsung Electronics. “This can be a outstanding milestone to efficiently obtain the best efficiency, energy and space on essentially the most superior cellular CPU cores and SoC designs in collaboration with Synopsys. Not solely have we demonstrated that AI-driven options may also help us obtain PPA targets for even essentially the most superior GAA course of applied sciences, however via our partnership now we have established an ultra-high-productivity design system that’s persistently delivering spectacular outcomes.”